中教数据库 > Chinese Journal of Electronics > 文章详情

VLSI Implementation of Area and Power Efficient Digital Control Circuit for HF RFID Tag Chip

更新时间:2023-05-28

【摘要】A fully integrated area efficient digital control circuit based on the ISO/IEC 15693 protocol is proposed for high frequency RFID tag chip. The proposed circuit is mainly composed of pulse position modulation decoder, Manchester encoder, anticonllision, low power circuit and other control logic. It supports six different data rates, namely, low or high data rate with one subcarrier(6.62 or 26.48 Kbit/s), low or high data rate with two subcarriers(6.67 or 26.69 Kbit/s), fast data rate with one subcarrier(13.24 or 52.97 Kbit/s). The proposed digital control circuit was integrated in an RFID tag IC and was fabricated using a 0.18-μm 2 P6 M CMOS process with an area of 306μm by 326μm which is smaller than the existing designs. Besides of small area, the circuit has an advantage of low power with a power consumption of less than 50μW.

【关键词】

141 2页 免费

发表评论

登录后发表评论 (已发布 0条)

点亮你的头像 秀出你的观点

0/500
以上留言仅代表用户个人观点,不代表中教立场
相关文献

推荐期刊

Copyright © 2013-2016 ZJHJ Corporation,All Rights Reserved

京ICP备2021021570号-13

京公网安备 11011102000866号