中教数据库 > Chinese Journal of Electronics > 文章详情

A 10-bit 500-MS/s Current Steering DAC with Improved Random Layout

更新时间:2023-05-28

【摘要】According to the segmented current steering Digital-to-analog converter(DAC), the influence of current mismatch and output impedance of the current array on the linearity of DAC is discussed by theoretical analysis and derivation. An optimized layout plan for the current source array randomizes all these unit current sources corresponding to each thermometer code, which can significantly reduce the fist-order and second-order systematic mismatch errors in the current source array,and improve the linearity performance of DAC. With the segmented structure of 6 bit thermometer code and 4 bit binary code, a 10-bit DAC is realized in a 0.18-μm CMOS by using the above layout plan. The active area of this DAC is 620μm× 340μm. Operated at 1 V digital supply and 1.8 V analog supply, with 500 MS/s sampling rate, the measured power consumption of this DAC is 14.3 mW. The measurement results show that the Differential nonlinearity(DNL) and the Integral nonlinearity(INL) of the DAC with this random layout scheme are 0.71 LSB and 1.02 LSB. With 500 MS/s sampling rate and 1.465 MHz input frequency, the Spurious free dynamic range(SFDR) and the Effective number of bits(ENOB) are 65.6 dB and 9.2 bit, respectively.

【关键词】

506 2页 免费

发表评论

登录后发表评论 (已发布 0条)

点亮你的头像 秀出你的观点

0/500
以上留言仅代表用户个人观点,不代表中教立场
相关文献

推荐期刊

Copyright © 2013-2016 ZJHJ Corporation,All Rights Reserved

京ICP备2021021570号-13

京公网安备 11011102000866号